

American Journal of Applied Sciences 5 (3): 282-288, 2008 ISSN 1546-9239 © 2008 Science Publications

# A Novel Reversible BCD Adder For Nanotechnology Based Systems

<sup>1</sup>Majid Haghparast and <sup>2</sup>Keivan Navi <sup>1</sup>Islamic Azad University, Science and Research Branch, Tehran, Iran <sup>2</sup>Faculty of Electrical and Computer Engineering, Shahid Beheshti University, Tehran, Iran

Abstract: This paper proposes two reversible logic gates, HNFG and HNG. The first gate HNFG can be used as two Feynman Gates. It is suitable for a single copy of two bits with no garbage outputs. It can be used as "Copying Circuit" to increase fan-out because fan-out is not allowed in reversible circuits. The second gate HNG can implement all Boolean functions. It also can be used to design optimized adder architectures. This paper also proposes a novel reversible full adder. One of the prominent functionalities of the proposed HNG gate is that it can work singly as a reversible full adder unit. The proposed reversible full adder contains only one gate. We show that its hardware complexity is less than the existing reversible full adders. The proposed full adder is then applied to the design of a reversible 4-bit parallel adder. A reversible Binary Coded Decimal (BCD) adder circuit is also proposed. The proposed circuit can add two 4-bit binary variables and it transforms the result into the appropriate BCD number using efficient error correction modules. We show that the proposed reversible BCD adder has lower hardware complexity and it is much better and optimized in terms of number of reversible gates and garbage outputs with compared to the existing counterparts.

Keywords: Reversible Logic, Quantum Computing, Reversible Gate, Full Adder, BCD Adder

### INTRODUCTION

Irreversible hardware computation results in energy dissipation due to information loss. According to Landauer's research, the amount of energy dissipated for every irreversible bit operation is at least KTln2 joules, where K=1.3806505\*10<sup>-23</sup>m²kgs⁻²K⁻¹ (joule/kelvin) is the Boltzmann's constant and T is the temperature at which operation is performed<sup>[1,5]</sup>. In 1973, Bennett showed that KTln2 energy would not dissipate from a system as long as the system allows the reproduction of the inputs from observed outputs<sup>[2,3]</sup>.

Reversible logic supports the process of running the system both forward and backward. This means that reversible computations can generate inputs from outputs and can stop and go back to any point in the computation history. Thus, reversible logic circuits offer an alternative that allows computation with arbitrarily small energy dissipation. Furthermore, reversible circuits are of major interest in optical computing, low power design, quantum computing and nanotechnology based systems. It is not possible to realize quantum computing without reversible logic. Reversible computation in a system can be performed if the system is composed of reversible gates<sup>[4]</sup>.

A circuit (gate) is reversible if there is a one-to-one correspondence between the inputs and the outputs. Thus, any reversible gate has the same number of input and output lines, and it implements a permutation from input values to output values. Neither feedback nor fanout is allowed in reversible logic<sup>[5,6]</sup>. Consequently, synthesis of reversible logic is different from irreversible logic synthesis. One of the major constraints in reversible logic is to minimize the number of reversible gates used and garbage outputs produced. Garbage output refers to the output that is not used for further computations<sup>[8]</sup>.

A logic synthesis technique using reversible gate should have the following features<sup>[7]</sup>:

- 1. Use minimum number of garbage outputs
- 2. Use minimum input constants
- 3. Keep the length of cascading gates minimum
- 4. Use minimum number of gates

In this research, two new reversible logic gates are introduced. A novel reversible full adder is also presented. It is then compared with the existing reversible full adders. Furthermore, this paper introduces a novel reversible BCD adder using the proposed HNG gate with minimal number of reversible gates and garbage outputs.

Corresponding Author: Majid Haghparast, Islamic Azad University, Science and Research Branch, Tehran, Iran, Tel: +98912-6469737

Am. J. Applied Sci., 5 (3): 282-288, 2008

# MATERIALS AND METHODS

**Reversible Logic Gates:** There is a number of existing reversible logic gates such as Feynman Gate, FG<sup>[10]</sup>, Toffoli Gate, TG<sup>[11]</sup>, Fredkin Gate, FRG<sup>[12]</sup>, New Gate, NG<sup>[13]</sup>, and New Toffoli Gate, NTG<sup>[15,16]</sup>.

A 2\*2 Feynman Gate, also known as controlled NOT (1-CNOT), depicted in Fig. 1. It implements the logic functions: P=B, and Q=A⊕B. Feynman Gate is the most suitable gate for a single copy of a bit. A '0' in the second input will copy the first input in both outputs of the gate (Fig. 2). Thus, Feynman Gate is the most suitable gate for single copy of bit since it is not producing any garbage output<sup>[14]</sup>.

$$\begin{array}{c} \mathsf{A} \\ \mathsf{B} \end{array} \begin{array}{c} \mathsf{FG} \end{array} \begin{array}{c} \mathsf{P} = \mathsf{A} \\ \mathsf{Q} = \mathsf{A} \oplus \mathsf{B} \end{array}$$

Fig. 1: Feynman Gate.

Fig. 2: Feynman Gate as copying output

A generalized, k-way, Toffoli Gate has k+1 inputs: k control inputs, that are copied to the first k outputs, and one other input that is complemented if all control inputs are 1s and is directly copied to the last output otherwise<sup>[5]</sup>. A 3-input, 3-output Toffoli Gate is shown in Fig. 3. The inputs 'A' and 'B' are passed as first and second output respectively. The third output is controlled by 'A' and 'B' to invert 'C'.

$$\begin{array}{c|c} A & \hline \\ B & - & TG \\ C & - & - & R = AB \oplus C \end{array}$$

Fig. 3: Toffoli Gate

A - B - FRG - Q = A'B 
$$\oplus$$
 AC - R = A'C  $\oplus$  AB

Fig. 4: Fredkin Gate

A 3\*3 Fredkin Gate is shown in the Fig 4. Here the input 'A' is passed as first output. Inputs 'B' and 'C' are swapped to get the second and third output which is controlled by input 'A'. If A=0, then the outputs are simply duplicates of the inputs; otherwise if A= 1, then the two input lines (B and C) are swapped.

$$\begin{array}{c|c} A & \hline \\ B & - & NG \\ C & - & - & R = A'C' \oplus B' \end{array}$$

Fig. 5: New Gate

A 3\*3 New Gate (NG) depicted in Fig. 5. It can be defined as  $I_v$ =(A, B, C) and  $O_v$ =(P=A, Q=AB $\oplus$ C, R=A'C' $\oplus$ B'). Where  $I_v$  and  $O_v$  are the input and output vectors respectively.

A - NTG - 
$$P = A$$
  
B - NTG -  $Q = A \oplus B$   
C -  $R = AB \oplus C$ 

Fig. 6: New Toffoli Gate

A 3\*3 New Toffoli Gate (NTG) also known as Peres Gate (PG), is equivalent to the transformation produced by a Toffoli Gate followed by a Feynman Gate. Fig. 6 shows the block diagram of 3\*3 New Toffoli Gate (NTG). Several other types of reversible gates have also been used.

New 4\*4 Reversible Gates: This paper proposes two new reversible logic gates: HNFG and HNG. Gates HNFG and HNG are shown in Fig. 7 and Fig. 8 respectively; the corresponding truth tables of the gates are shown in the table 1. and table 2 respectively. It can be verified from the truth tables that the input pattern corresponding to a particular output pattern can be uniquely determined.



Fig. 7: Proposed reversible HNFG gate



Fig. 8: Proposed reversible HNG gate

Gate width of HNFG and HNG is 4. In the other words, HNFG and HNG are 4-input, 4-output reversible gates. Furthermore, both of them are two-through gates, which means that two input variables are also outputs.

Am. J. Applied Sci., 5 (3): 282-288, 2008

Each HNFG gate can be used as two well-known 2\*2 Feynman gates. It also can be used as "Copying Circuit" to increase fan-out because fan-out is not allowed in reversible circuits. It is suitable for a single copy of two bits with no garbage outputs as depicted in Fig. 9.

Table 1: Truth table of the proposed reversible HNFG

| gate |   |   |   |   |   |   |   |  |
|------|---|---|---|---|---|---|---|--|
| A    | В | С | D | P | Q | R | S |  |
| 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0    | 0 | 0 | 1 | 0 | 0 | 0 | 1 |  |
| 0    | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |
| 0    | 0 | 1 | 1 | 0 | 1 | 0 | 1 |  |
| 0    | 1 | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 0    | 1 | 0 | 1 | 0 | 0 | 1 | 0 |  |
| 0    | 1 | 1 | 0 | 0 | 1 | 1 | 1 |  |
| 0    | 1 | 1 | 1 | 0 | 1 | 1 | 0 |  |
| 1    | 0 | 0 | 0 | 1 | 1 | 0 | 0 |  |
| 1    | 0 | 0 | 1 | 1 | 1 | 0 | 1 |  |
| 1    | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  |
| 1    | 0 | 1 | 1 | 1 | 0 | 0 | 1 |  |
| 1    | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 1    | 1 | 0 | 1 | 1 | 1 | 1 | 0 |  |
| 1    | 1 | 1 | 0 | 1 | 0 | 1 | 1 |  |
| 1    | 1 | 1 | 1 | 1 | 0 | 1 | 0 |  |

Table 2: Truth table of the proposed reversible HNG

|   | g | ate |   |   |   |   |   |  |
|---|---|-----|---|---|---|---|---|--|
| A | В | С   | D | P | Q | R | S |  |
| 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0   | 1 | 0 | 0 | 0 | 1 |  |
| 0 | 0 | 1   | 0 | 0 | 0 | 1 | 0 |  |
| 0 | 0 | 1   | 1 | 0 | 0 | 1 | 1 |  |
| 0 | 1 | 0   | 0 | 0 | 1 | 1 | 0 |  |
| 0 | 1 | 0   | 1 | 0 | 1 | 1 | 1 |  |
| 0 | 1 | 1   | 0 | 0 | 1 | 0 | 1 |  |
| 0 | 1 | 1   | 1 | 0 | 1 | 0 | 0 |  |
| 1 | 0 | 0   | 0 | 1 | 0 | 1 | 0 |  |
| 1 | 0 | 0   | 1 | 1 | 0 | 1 | 1 |  |
| 1 | 0 | 1   | 0 | 1 | 0 | 0 | 1 |  |
| 1 | 0 | 1   | 1 | 1 | 0 | 0 | 0 |  |
| 1 | 1 | 0   | 0 | 1 | 1 | 0 | 1 |  |
| 1 | 1 | 0   | 1 | 1 | 1 | 0 | 0 |  |
| 1 | 1 | 1   | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 1 | 1   | 1 | 1 | 1 | 1 | 0 |  |

HNG gate can be used for implementing arbitrary functions. HNG gate can implement all boolean functions. The OR and the EX-NOR functions can be simultaneously implemented on HNG (Fig. 10a). The EX-OR function and the NAND function can be

implemented as depicted in Fig. 10b. The NOR function can be obtained as shown in Fig. 10c. The AND function can be implemented as depicted in Fig. 10d. The implementation of the HNG gate as NOT function is shown in Fig. 10e.



Fig. 9: HNFG gate is suitable for a single copy of two bits



Fig. 10: Proposed HNG gate can implement all boolean functions

**New Reversible Full Adder:** Full adder circuit is a versatile and widely used element in digital arithmetic processing. Several researchers have proposed reversible full adder circuits<sup>[13,19,20,16,18,8,5]</sup>. One of the prominent functionalities of the HNG gate is that it can work singly as a reversible full adder unit. The implementation of the proposed HNG gate as the reversible full adder is depicted in Fig. 11.



Fig. 11: Proposed HNG gate as Reversible Full Adder

**Synthesis of Reversible Circuits:** Synthesizing a circuit with reversible gates is different from synthesizing an irreversible circuit. The main differences are the following:

• The number of inputs and outputs are equal.

- We should try to produce minimum number of garbage outputs.
- Neither feedback nor fan-out is allowed in reversible logic; every output can be used only once. Consequently, in the proposed circuits the constraints are carefully abided.

New Reversible BCD Adder: A BCD adder circuit adds two BCD numbers and converts the result into its equivalent BCD number. The conversion is needed because of the occurrence of overflow of the addition. We use the proposed reversible full adder depicted in Fig. 11 to construct a reversible 4-bit parallel adder shown in Fig. 12.



Fig. 12: Proposed reversible 4-bit parallel adder

The proposed reversible BCD adder using proposed HNG and HNFG gates is depicted in Fig. 13. The proposed BCD adder has two reversible 4-bit parallel adders, which require total eight HNG gates. Furthermore, two New Gates and one Toffoli Gate are required in the proposed reversible BCD adder. Two Feynman Gates and one HNFG gate are required to avoid fan-out of bits. As a result, the total number of gates required to construct the reversible BCD adder is 2\*4+2+1+2+1=14.

In the proposed BCD adder circuit, we used four proposed reversible full adder circuits to construct a reversible 4-bit parallel adder, and each full adder circuit produces two garbage outputs. So, the total number of garbage outputs generated from the 4-bits reversible adder is eight. The two New Gates and one Toffoli Gate produce six garbage outputs. The two Feynman Gates and one HNFG gate, which are used for copying bits, do not produce any garbage outputs. As a result, the total number of produced garbage outputs is 2\*8+6=22.



Fig. 13: Proposed reversible BCD adder

#### RESULTS AND DISCUSSION

**Evaluation of The Proposed Reversible Full Adder:** Our proposed circuit performs better than the existing reversible full adders. An experimental result will comprehend it clearly. Table 3 compares the proposed reversible full adder circuit with the existing counterparts.

One of the major constraints in reversible logic is to minimize the number of reversible gates used. In our full adder design approach we used only one reversible logic gate, so we can state that the proposed circuit is optimal in terms of number of reversible logic gates.

Another significant criterion in designing a reversible full adder is to lessen number of garbage outputs. Every output of the gate that is not used as a primary output or as input to other gate is called garbage output. A heavy price is paid for every garbage bit. It has been proved that a reversible full-adder circuit requires at least two garbage outputs to make the output combinations unique, which is the primary condition for a reversible circuit<sup>[17]</sup>. The proposed reversible full adder circuit produces two garbage

outputs, so it is optimal in terms of number of garbage outputs.

Table 3: Comparative experimental Result of different reversible full adder circuits

|                                       |            | Hardware |            |                          |  |
|---------------------------------------|------------|----------|------------|--------------------------|--|
|                                       | No. No. of |          | Complexity |                          |  |
|                                       | of         | Garbage  | Total      | Total                    |  |
|                                       | Gates      | Outputs  | Clock      | Logical                  |  |
|                                       |            |          | Cycle      | Calculation              |  |
| This Work                             | 1          | 2        | 1σ         | 5α+2β                    |  |
| Existing Circuit <sup>[5]</sup>       | 2          | 2        | 2σ         | 4α+2β                    |  |
| Existing Circuit <sup>[8]</sup>       | 1          | 2        | 1σ         | $6\alpha+3\beta+3\delta$ |  |
| Existing Circuit <sup>[16]</sup>      | 2          | 2        | 2σ         | $4\alpha+3\beta+3\delta$ |  |
| Existing Circuit <sup>[17,18]</sup>   | 3          | 2        | 3σ         | $4\alpha+3\beta+3\delta$ |  |
| Existing Circuit <sup>[13]</sup>      | 3          | 3        | 3σ         | $5\alpha+4\beta+6\delta$ |  |
| Existing<br>Circuit <sup>[19]</sup>   | 5          | 5        | 5σ         | 10α+20β+1<br>0δ          |  |
| Existing<br>Circuit <sup>[6,20]</sup> | 4          | 2        | 4σ         | 4α+2β                    |  |

- $\sigma$  = Unit Clock Cycle
- $\alpha$  = A two input EX-OR gate calculation
- $\beta$  = A two input AND gate calculation
- $\delta$  = A NOT calculation

This work requires only one clock cycle, so we can state that it is optimal in terms of required clock cycles, which is one of the main factors of a circuit.

Only one of the existing circuits<sup>[8]</sup> has all these optimal properties similar to our proposed full adder circuit (See Table 3). Our proposed circuit is better than <sup>[8]</sup> in terms of complexity.

Let

- $\alpha$  = A two input EX-OR gate calculation
- $\beta$  = A two input AND gate calculation
- $\delta$  = A NOT calculation
- T= Total logical calculation
- So, for  $^{[8]}$ : T=6 $\alpha$ +3 $\beta$ +3 $\delta$

For our proposed full adder circuit:  $T=5\alpha+2\beta$ 

Thus, the propounded reversible full adder requires less logical calculations than <sup>[8]</sup>, keeping other properties constant. So, Our proposed circuit is better than the full adder circuit presented in <sup>[8]</sup>.

The design in [16] requires two reversible gates (one 3\*3 New Gate and one 3 \*3 New Toffoli Gate) and produces two garbage outputs. It requires two clock cycles and its total logical calculation is  $T=4\alpha+3\beta+3\delta$ .

The reversible full adder circuit in [18] requires three reversible gates (one 3\*3 New Gate, one 3\*3 Toffoli Gate and one 2\*2 Feynman Gate) and produces two garbage outputs. It requires three clock cycles and its total logical calculation is  $T=4\alpha+3\beta+3\delta$ . The reversible full adder circuit in [13] requires three reversible gates (two 3\*3 New Gate and one 2\*2 Feynman Gate) and produces three garbage outputs. It requires three clock cycles and its total logical calculation is  $T=5\alpha+4\beta+6\delta$ . The design in [19] requires five reversible Fredkin Gate and produces five garbage outputs. It requires five clock cycles and its total logical calculation is T= $10\alpha+20\beta+10\delta$ . The proposed full adder using HNG in Fig. 11 requires only one reversible gate (one HNG gate) and produces only two garbage outputs. It requires 1 clock cycles and its total logical calculation is  $T=4\alpha+2\beta$ . Thus, the proposed full adder design is better than the previous full adder designs of [16,18,13,19].

On the other hand, the proposed full adder circuit requires less gate and clock cycle than <sup>[5]</sup> and <sup>[20]</sup>, though it requires just one more logical calculation. The extra calculation is just a two input EX-OR gate calculation. The full adder circuits presented in <sup>[5]</sup> and <sup>[20]</sup> are not optimal in terms of number of gates and required clock cycles, but our proposed full adder is optimal. Hence, the new reversible full adder design using HNG gate is also better than the existing designs of <sup>[5]</sup> and <sup>[20]</sup> and it has the desirable properties.

#### **Evaluation of The Proposed Reversible BCD Adder:**

The New reversible BCD adder circuit design performs better than the existing reversible BCD adders. An experimental result will comprehend it clearly. Table 4 compares the proposed reversible BCD adder with the existing circuits. It is to be notified that in table 4 we assumed fan-out is not permitted to make a fair comparison.

The proposed BCD adder architecture in Fig.13 uses only 14 reversible gates and produces 22 garbage outputs, compared to 23 reversible gates and 22 garbage outputs implementation of  $^{[14]}$ . Thus, our proposed reversible BCD adder is better than  $^{[14]}$  in terms of number of gates used. Furthermore, Total Logical Calculation of Our proposed circuit is  $T=49\alpha+21\beta+6\delta$ , compared to  $T=42\alpha+30\beta+33\delta$  implementation of  $^{[14]}$ . Thus, the propounded reversible BCD adder circuit requires less logical calculations than  $^{[14]}$ .

Table 4: Comparative Analysis of different reversible BCD Adders

|                                                            | No. of Gates        | No. of<br>Garbage<br>Outputs | Total Logical<br>Calculation |
|------------------------------------------------------------|---------------------|------------------------------|------------------------------|
| This Work                                                  | 11+2FG+<br>1HNFG=14 | 22                           | $49\alpha+21\beta+6\delta$   |
| Existing BCD adder <sup>[14]</sup>                         | 19+4FG=23           | 22                           | $42\alpha+30\beta+33\delta$  |
| Existing conventional BCD adder plus fanout <sup>[9]</sup> | 11+5FG=16           | 22                           | 59α+30β+33δ                  |
| Existing carry<br>skip BCD<br>adder plus<br>fanout [9]     | 15+7FG=22           | 27                           | 75α+48β+36δ                  |

- $\sigma$  = Unit Clock Cycle
- $\alpha$  = A two input EX-OR gate calculation
- $\beta$  = A two input AND gate calculation
- $\delta$  = A NOT calculation

On the other hand, the conventional BCD adder presented in [9] requires 11 reversible gates plus five reversible Feynman Gates as 'Copying Circuits'. The five Feynman Gates are added to the conventional BCD adder presented in [9] because of the fan-out avoidance in reversible circuits. Thus, our proposed circuit requires 14 reversible gates, compared to 16 reversible gates implementation of the conventional BCD adder presented in [9]. Furthermore, Total Logical Calculation of Our proposed circuit is  $T=49\alpha+21\beta+6\delta$ , compared to  $T=59\alpha+30\beta+33\delta$  implementation of the conventional BCD adder presented in [9]. Thus, we can state that our propounded reversible BCD adder circuit is much better than [9]. If we don't count 'Copying Circuits' in both designs, we see that the proposed circuit is still better than the conventional BCD adder presented in [9] in terms of complexity while both of them requires 11 reversible gates. In this condition, we see that Total Logical Calculation of Our proposed circuit is to  $T=54\alpha+30\beta+33\delta$  $T=45\alpha+21\beta+6\delta$ , compared implementation of the conventional BCD adder presented in [9].

The proposed reversible BCD adder is also much better than the existing reversible carry skip BCD adder presented in <sup>[9]</sup> in terms of number of reversible gates and garbage outputs. The proposed circuit is also much better than the reversible carry skip BCD adder presented in <sup>[9]</sup> in terms of hardware complexity (See table 4). So, we can state that the proposed reversible

BCD adder circuit is better than the existing counterparts.

## **CONCLUSION**

In this paper, we proposed two novel 4\*4 reversible logic gates called HNG and HNFG. We have designed a new reversible full-adder circuit that requires only one reversible HNG gate and produces two garbage outputs. Table 3 illustrates that the proposed reversible full adder is better than the previous reversible full adders. We applied the new reversible full adder to the design of a 4-bits reversible full adder. A reversible Binary Coded Decimal (BCD) adder circuit is also proposed. The proposed reversible BCD adder circuit using HNG and HNFG gates can be used for designing large reversible systems, which is the necessary requirement of quantum computers, because quantum computers must be built from reversible components. The proposed BCD adder poses all the good features of reversible logic synthesis. Furthermore, the restrictions of reversible circuits were highly avoided. Table 4 illustrates that the proposed reversible BCD adder is better than the existing counterparts.

#### REFERENCES

- 1. Landauer R., 1961. Irreversibility and heat generation in the computing process. IBM J. Research and Development, 5(3): 183-191.
- Bennett C. H., 1973. Logical reversibility of computation. IBM J. Research and Development, 17: 525-532.
- 3. Hayes B., 2006. Reverse engineering. American Scientist, 94: 107-111.
- 4. Vasudevan D. P., P. K. Lala and J. P. Parkerson, 2004. Online testable reversible logic circuit design using NAND blocks. Proc. Symposium on Defect and Fault Tolerance, pp. 324-331.
- 5. Parhami B., 2006. Fault tolerant reversible circuits. Proc. 40<sup>th</sup> Asilomar Conf. Signals, Systems, and Computers, October 2006, Pacific Grove, CA.
- Perkowski M., A. Al-Rabadi, P. Kerntopf, A. Buller, M. Chrzanowska-Jeske, A. Mishchenko, M. Azad Khan, A. Coppola, S. Yanushkevich, V. Shmerko and L. Jozwiak, 2001. A general decomposition for reversible logic, Proc. RM 2001, Starkville, pp. 119-138.

- Perkowski M and P Kerntopf, 2001. Reversible Logic. Invited tutorial, Proc. EURO-MICRO, Sept 2001, Warsaw, Poland.
- Thapliyal Himanshu and M. B. Srinivas, 2005. Novel reversible TSG gate and its application for designing reversible carry look ahead adder and other adder architectures. Proceedings of the 10<sup>th</sup> Asia-Pacific Computer Systems Architecture Conference (ACSAC 05), Lecture Notes of Computer Science, 3740: 775-786. Springer-Verlag.
- Thapliyal H., S. Kotiyal, M. B. Srinivas, 2006. Novel BCD adders and their reversible logic implementation for IEEE 754r format. Proceedings of the 19<sup>th</sup> International Conference on VLSI Design, 3-7 Jan 2006.
- 10. Feynman R., 1985. Quantum mechanical computers. Optics News, 11: 11-20.
- Toffoli T., 1980. Reversible computing. Tech Memo MIT/LCS/TM-151, MIT Lab for Computer Science.
- 12. Fredkin E. and T. Toffoli, 1982. Conservative logic. Int'l J. Theoretical Physics, 21: 219-253.
- 13. Azad Khan Md. M. H., 2002. Design of full adder with reversible gate. International Conference on Computer and Information Technology, Dhaka, Bangladesh, pp. 515-519.
- 14. Hasan Babu Hafiz Md. and Ahsan Raja Chowdhury, 2005. Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder. VLSI Design 2005, Kolkata, India, pp. 255-260.

- 15. Peres A., 1985. Reversible logic and quantum computers. Physical Review. A 32: 3266-3276.
- 16. Hasan Babu Hafiz Md., Md. Rafiqul Islam, Ahsan Raja Chowdhury and Syed Mostahed Ali Chowdhury, 2003. On the realization of reversible full adder circuit. International Conference on Computer and Information Technology, Dhaka, Bangladesh, 2: 880-883.
- 17. Hasan Babu Hafiz Md., Md. Rafiqul Islam, Syed Mostahed Ali Chowdhury and Ahsan Raja Chowdhury, 2003. Reversible logic synthesis for minimization of full adder circuit. Proceeding of the EuroMicro Symposium on Digital System Design (DSD 03), Belek Antalya, Turkey, pp. 50-54.
- 18. Hasan Babu Hafiz Md., Md. Rafiqul Islam, Syed Mostahed Ali Chowdhury and Ahsan Raja Chowdhury, 2004. Synthesis of full adder circuit using reversible logic. Proceedings 17<sup>th</sup> International Conference on VLSI Design (VLSI Design 2004), Mumbai, India, pp. 757-760.
- Bruce J. W., M. A. Thornton, L. Shivakumariah, P. S. Kokate and X. Li, 2002. Efficient adder circuits based on a conservative logic gate. Proceedings of the IEEE Computer Society Annual Symposium on VLSI (ISVLSI 02), April 2002, Pittsburgh, PA, USA, pp. 83-88.
- Khlopotine A., M. Perkowski and P. Kerntopf, 2002. Reversible logic synthesis by gate composition. Proceedings of IWLS 2002, pp. 261-266.